Espressif Systems /ESP32-S3 /SPI1 /CLOCK

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CLOCK

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CLKCNT_L0CLKCNT_H0CLKCNT_N0 (CLK_EQU_SYSCLK)CLK_EQU_SYSCLK

Description

SPI_CLK clock division register when SPI1 accesses to flash or Ext_RAM.

Fields

CLKCNT_L

It must equal to the value of SPI_MEM_CLKCNT_N.

CLKCNT_H

It must be a floor value of ((SPI_MEM_CLKCNT_N+1)/2-1).

CLKCNT_N

When SPI1 accesses to flash or Ext_RAM, f_SPI_CLK = f_MSPI_CORE_CLK/(SPI_MEM_CLKCNT_N+1)

CLK_EQU_SYSCLK

When SPI1 access to flash or Ext_RAM, set this bit in 1-division mode, f_SPI_CLK = f_MSPI_CORE_CLK.

Links

() ()